

Package/Case

Lifecycle

# AD9208BBPZ-3000

Data Sheet

#### 2-Channel Dual ADC Pipelined 3Gsps 14-bit JESD204B 196-Pin TEBGA Tray

196-LFBGA

Manufacturers Analog Devices, Inc

Product Type Data Conversion ICs

RoHS Pb-free Halide free

Please submit RFQ for AD9208BBPZ-3000 or Email to us: sales@ovaga.com We will contact you in 12 hours.



Images are for reference only

**RFO** 

### **General Description**

The AD9208 is a dual, 14-bit, 3 GSPS analog-to-digital converter (ADC). The device has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed to support communications applications capable of direct sampling wide bandwidth analog signals of up to 5 GHz. The -3 dB bandwidth of the ADC input is 9 GHz. The AD9208 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.

The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage referenceeases design considerations. The analog input and clock signals are differential inputs. The ADC data outputs are internally connected to four digital downconverters (DDCs) through a crossbar mux. Each DDC consists of up to five cascaded signal processing stages: a 48-bit frequency translator (numerically controlled oscillator (NCO)), and up to four half-band decimation filters. The NCO has the option to select preset bands over the general-purpose input/output (GPIO) pins, which enables the selection of up to three bands. Operation of the AD9208 between the DDC modes is selectable via SPI-programmable profiles.

In addition to the DDC blocks, the AD9208 has several functions that simplify the automatic gain control (AGC) function in acommunications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect control bits in Register 0x0245 of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoidan overrange condition at the ADC input. In addition to the fast detect outputs, the AD9208 also offers signal monitoring capability. The signal monitoring block provides additional information about the signal being digitized by the ADC.

The user can configure the Subclasss 1 JESD204B-based high speed serialized output in a variety of one-lane, two-lane, four-lane, and eight-lane configurations, depending on the DDC configuration and the acceptable lane rate of the receiving logic device. Multidevice synchronization is supported through the SYSREF± and SYNCINB± input pins.

The AD9208 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 3-wire serial port interface (SPI).

The AD9208 is available in a Pb-free, 196-ball BGA, specified over the  $-40^{\circ}$ C to  $+85^{\circ}$ C ambient temperature range. This product is protected by a U.S. patent.

Note that throughout this data sheet, multifunction pins, such as FD\_A/GPIO\_A0, are referred to either by the entire pin name or by a single function of the pin for example FD\_A when only that function is relevant

Product Highlights

Wide, input -3 dB bandwidth of 9 GHz supports direct radio frequency (RF) sampling of signals up to about 5 GHz.

Four integrated, wideband decimation filter and NCO blocks supporting multiband receivers.

Fast NCO switching enabled through GPIO pins.

A SPI controls various product features and functions to meet specific system requirements.

Programmable fast overrange detection and signal monitoring.

On-chip temperature dioide for system thermal management.

12mm × 12mm 196-Lead BGA

**Features** 

JESD204B (Subclass 1) coded serial digital outputs

Support for lane rates up to 16 Gbps per lane

1.65 W total power per channel at 3 GSPS (default settings)

Performance at −2 dBFS amplitude, 2.6 GHz>

Performance at -9 dBFS amplitude, 2.6 GHz>

Integrated input buffer

Noise>

0.975 V, 1.9 V, and 2.5 V dc supply operation

9 GHz analog input full power bandwidth (-3 dB)

Amplitude detect bits for efficient AGC implementation

2 integrated, wideband digital processors per channel

48-bit NCO

4 cascaded half-band filters

Phase coherent NCO switching

Up to 4 channels available

Serial port control

Integer clock with divide by 2 and divide by 4 options

Flexible JESD204B lane configurations

On-chip dither

## **Application**

Diversity multiband, multimode digital receivers

3G/4G, TD-SCDMA, W-CDMA, GSM, LTE, LTE-A

Electronic test and measurement systems

Phased array radar and electronic warfare

DOCSIS 3.0 CMTS upstream receive paths

HFC digital reverse path receivers

#### **Related Products**



Analog Devices, Inc LFCSP-40



AD574AJNZ
Analog Devices, Inc
PDIP-28



AD7266BSUZ

Analog Devices, Inc
TOPF-32



AD7401YRWZ
Analog Devices, Inc
SOIC-16



AD7938BSUZ
Analog Devices, Inc
TQFP-32



Analog Devices, Inc TSSOP-24

AD7192BRUZ-REEL



AD7124-8BCPZ-RL7
Analog Devices, Inc
LFCSP-32



AD9680BCPZ-500 Analog Devices, Inc LFCSP-64